# POWER OPTIMIZATION USING FIR FILTER IN FPGA

## **CONTENTS**

- □ INTRODUCTION
- ☐ LITERATURE SURVEY
- □ OBJECTIVES OF THE PROJECT
- ☐ PROPOSED BLOCK DIAGRAM
- ☐ SOFTWARE AND HARDWARE REQUIREMENTS
- EXPECTED RESULT
- REFERENCES

## INTRODUCTION

- ☐ Finite Impulse Response (FIR) filters are commonly used in digital signal processing for applications like audio processing, image enhancement, and communication systems.
- Power optimization is important to make filters more efficient and suitable for modern low-power applications.
- Techniques such as reducing the number of filter coefficients, using hardware-friendly structures, or eliminating multipliers can help reduce power usage.
- This project focuses on how FIR filters can be designed in a way that reduces power consumption while still maintaining their accuracy and performance.

## LITERATURE SURVEY

| Sl.<br>No | Author                                 | Methodology                            | Technique                                                                                                                                                    | Power                                                                                                | Limitation                                                                                           |
|-----------|----------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| [1]       | A. Momeniet al                         | Approximate<br>Multipliers             | Simplify multiplier logic using LSB truncation (or) partial computations                                                                                     | 40%-60%<br>multiplier<br>power saving                                                                | Large filters may accumulate error significantly                                                     |
| [2]       | R.<br>Venkataramani<br>A.Ranjan        | Hybrid<br>Approximations<br>[Add+Mult] | Combine multiple approximate units (e.g.adders+ multipliers)                                                                                                 | Overall power<br>saving of<br>40%-60%                                                                | Complexity in balancing error and power trade-off                                                    |
| [3]       | A. Kumar, I.<br>Sharma, L.K.<br>Balyan | Multiplier-less<br>FIR filter design   | Directed Minimal Spanning Tree (DMST), Canonical Signed Digit (CSD), Common Subexpression Elimination (CSE), Shift Inclusive Differential Coefficient (SIDC) | Significant reduction in hardware complexity and power consumption due to elimination of multipliers | Significant reduction in hardware complexity and power consumption due to elimination of multipliers |

| [4] | Kamal Hossainetal                         | Order to<br>achieve desired<br>frequency<br>response        | Windowing<br>frequency<br>sampling and<br>optimization                         | 40%-60%                                                    | It impact<br>on audio<br>quality                              |
|-----|-------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------|
| [5] | Siliveri swetha, N.<br>Siva Sankara Reddy | Low power and<br>high speed<br>carry select<br>Adder (CSLA) | CSLA using D.<br>latch and<br>multipliers for<br>FIR filter<br>design          | 22%-56% power reduction compared to existing architectures | Increased<br>area in<br>same<br>design                        |
| [6] | J.Han,ln.orshansky                        | Approximate<br>Adders                                       | Replace<br>accurate<br>adders with<br>LOA,ETA or<br>other Low-<br>power design | 30%-50%<br>power<br>saving in<br>adders                    | Error included in sum,not suitable for critical application s |

|  | [7]  | Amrita Rai                                                                    | Fully<br>adiabatic<br>PAL FIR<br>filter                | Reversible logic,<br>logarithmic<br>multiplier                                        | ~75%<br>reduction<br>compared to<br>CMOS FIR                           | Complexity in reversible logic design                        |
|--|------|-------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------|
|  | [8]  | Anand R.,<br>Sathishkumar<br>Samiappan, M.<br>Prabukumar                      | FIR filter<br>design<br>optimizatio<br>n               | Gray wolf optimization, cuckoo search, particle swarm optimization, genetic algorithm | Enhanced design precision, decreased execution time                    | Computational complexity of algorithms                       |
|  | [9]  | Maliha Tasnim,<br>Sachin<br>Sachdeva, Yibo<br>Liu, Sheldon X<br>D. Tan        | Hybrid<br>Temporal<br>Computing<br>(HTC)               | Temporal and pulse rate data encoding                                                 | 36.61% power<br>and 45.85%<br>area<br>reduction<br>compared to<br>CBSC | Novelty may<br>require<br>specialized<br>hardware<br>support |
|  | [10] | Govindaraj V.,<br>Ezhilazhagan<br>Chenguttuvan,<br>Dhanasekar<br>Subramaniyam | Power and<br>area<br>efficient<br>FIR filter<br>design | Carry skip adder implementation                                                       | Reduced<br>power and<br>area                                           | Limited to specific adder architectures                      |

# **OBJECTIVES**

- Improve adder efficiency for faster processing.
- Apply Flower Pollination Optimization (FPO) for best filter coefficients.
- ☐ Reduce power and delay.
- Maintain good signal quality.
- Test and compare performance using simulations.

### PROBLEM STATEMENT

- Applying metaheuristic algorithms such as Flower Pollination Optimization (FPO) to find optimal filter coefficients and hardware configurations.
- Eliminating multipliers through shift and add techniques

### **BLOCK DIAGRAM**



# HARDWARE and SOFTWARE REQUIREMENTS

#### **HARDWARE:**

- FPGA Development Board
- PC / Laptop with minimum 8 GB RAM

#### **SOFTWARE:**

- Xilinx Vivado / ISE Design Suite
- ☐ HDL Coding Tools (Verilog/VHD)

#### EXPECTED RESULT

- **Power**: Expecting to reduce power by 40% to 60% using efficient techniques.
- Latency: Stays about the same (~5 ns) or slightly better.
- Security: May need extra care to avoid power-based attacks ideally no big impact.

#### REFERANCES

- [1] A. Kumar, I. Sharma, L.K. Balyan, "Design of Low Power Multiplier less FIR Filter with Enhanced Adder Efficiency Using Flower Pollination Optimization," *Applied Acoustics*, 2020. <a href="https://doi.org/10.1016/j.apacoust.2020.107793">https://doi.org/10.1016/j.apacoust.2020.107793</a>
- [2] J. Han and M. Orshansky, "Approximate computing: An emerging paradigm for energy-efficient design," in Proc. 18th IEEE European Test Symposium (ETS), 2013. [Online]. Available: https://www.researchgate.net/publication/261378723
- [3] K. Hossain, R. E. Ahmed, M. A. Haque and M. T. Rahman, "A Review of Digital FIR Filter Design in Communication Systems," ResearchGate, 2021. [Online]. Available: <a href="https://www.researchgate.net/publication/349836561">https://www.researchgate.net/publication/349836561</a>
- [4] S. Swetha and N. S. S. Reddy, "Design of FIR Filter Using Low-Power and High-Speed Carry Select Adder for Low-Power DSP Applications," J. Inst. Eng. India Ser. B, 2023. [Online]. Available: <a href="https://doi.org/10.1080/03772063.2023.2196965">https://doi.org/10.1080/03772063.2023.2196965</a>
- [5] A. Momeni, J. Han, P. Montuschi, and F. Lombardi, "Energy-efficient and high-performance adders," IEEE Transactions on Computers, vol. 62, no. 2, pp. 340–353, Feb. 2013. [Online]. Available: <a href="https://ieeexplore.ieee.org/document/6233007">https://ieeexplore.ieee.org/document/6233007</a>
- [6] R. Venkataramani and A. Ranjan, "Quality programmable vector processors for approximate computing," in Proc. 50th ACM/EDAC/IEEE Design Automation Conf. (DAC), 2013, pp. 1–10. [Online]. Available: <a href="https://ieeexplore.ieee.org/document/6691196">https://ieeexplore.ieee.org/document/6691196</a>